# **BiSS Interface**

**BISS LINE PROTOCOL DESCRIPTION** 



### Rev A1, Page 1/38

### FEATURES

- One-Cable Technology
- Combined transmission of power and data signal
- ♦ 2-wire and 4-wire Cable Support
- Bidirectional Asynchronous Serial Communication
- Forward Error Correction
- Point-to-Point and Multi Slave Support
- ♦ BiSS C Protocol Compatibility
- Compact and Cost Effective
- Open Standard

### APPLICATIONS

- ♦ Single Cable Systems
- Motor Feedback Systems
- Sensor/Actuator Interface
- Smart Sensors
- Rotary Positioning
- ♦ Linear Positioning
- Multi-Axis Systems
- Condition Monitoring with Multi-Sensor Systems
- High Disturbance Environments
- BiSS C Extension





### **OVERVIEW**

The open source *BiSS Interface* protocol implements a real time interface for a digital, serial and secure communication between drive, sensor and actuator. It is used on the lower sensor/actuator communication level in industrial applications which require short cycle times, safety, flexibility and minimum implementation effort.

In addition to its technical advantages, two characteristics have ensured the success of the global standard: the free license of *BiSS* for applications and the stability and continuity of the protocol itself since its introduction.

*BiSS Line* follows the industrial trend of fully digital communication, functional safety capabilities and motor power supply over a single cable. However, *BiSS Line* provides all specific features of *BiSS C*.

The data transmission is based on the industrial stan-

dard RS485 and is protected by Forward Error Correction (FEC) against disturbances coupled from the motor line to the data line.

For example, the cycle time for FEC protected sensor data of 128 bit sent over a cable with a length of up to 100 m is about  $31.25 \,\mu$ s.

For *BiSS Line* communications, there is one BiSS Line Master (BLM) controlling the data transfer with the BiSS Line Slaves (BLS) in both directions. The BLM is connected to the Host and the BLS are connected to the actuators and sensors of the system. In a *BiSS Line* point-to-point topology one BLM is connected to one BLS. In a *BiSS Line* bus topology multiple BLS are connected to one BLM as shown in Figure 1.



Figure 1: General BiSS Line Topology

The communication between the BLM and BLS is organized in frames. Two types of frames are available that can be used for data transmissions:

- Process Data Frame (PDF)
- Auxiliary Data Frame (ADF)

The PDF is primarily used for cyclic transmission of sensor and actuator data. Once configured, the PDF is automatically triggered by the BLM. The actuator and

sensor data are referred to as Process Data. Similar to the *BiSS C* frame, the PDF includes Single-Cycle Data (SCD) that is completely transmitted within one frame cycle and Control Data that need several frame cycles to be transmitted completely. The Control Data are merged into the Control Data Frame that can be used for register communication without interrupting the transmission of the Process Data.



Figure 2: Example for *BiSS Line* Extension of a *BiSS C* System (Point-to-Point Topology)

Due to its similarity to the structure of *BiSS C*, the PDF can easily be used to transform *BiSS C* into *BiSS Line* 

communications. Figure 2 shows the extension of a *BiSS C* system into a *BiSS Line* system by connecting



#### Rev A1, Page 3/38

the BLM and BLS in between the *BiSS C* devices. However, *BiSS Line* provides an independent data transmission between BLM and BLS that can be controlled by a Host through an arbitrary interface. The Serial Peripheral Interface (SPI) is typically used for on-board Host interfaces while parallel interfaces are usually implemented on-chip (within ASICs and FPGAs). The ADF explicitly addresses a BLS to exchange common data, that does not need to be transmitted periodically. It can be used for fast configuration of one BLS before starting the cyclic transmission of the PDF, for example. Additionally, the ADF provides several opcodes for controlling data transmission and enables bus topologies with several BLS.



Rev A1, Page 4/38

### **BISS LINE SYSTEM**

The *BiSS Line* system contains a BLM connected to one or several BLS. In this document, the elements related to the BLM are colored in green while BLS related elements are colored in blue.

In Figure 3, the *BiSS Line* components for a motor feedback system are shown. The Drive on the left hand side includes the BLM, which is controlled by the Host, either through a parallel or a serial data interface. The Host and the BLM are connected to the Motor on the right hand side via one common power and feedback cable only. The Encoder is used to transmit the Motor's rotary position information to the Drive. Therefore, the Sensor of the Encoder is connected to the BLS. The communication between the BLS and the Sensor follows the standard *BiSS C* communication protocol.



Figure 3: BiSS Line Motor Feedback System

Digital data and the power supply are transmitted over the same cable simultaneously. The connection between the BLM and the BLS can be realized using a 4-wire or a 2-wire configuration. The 4-wire configuration uses four dedicated lines for power supply and communication. The internal structure of the BLM and the BLS in 4-wire configuration is illustrated in Figure 4.



Figure 4: BiSS Line 4-wire Configuration

Typically the standard BiSS Line Master consists of the BLM core, an accurate oscillator (OSC) for system timing and a RS485 bus transceiver. The Host is connected

to the BLM core by the Process Data Interface (PDI). A signal on Process Data Request (PDREQ) triggers the BLM to request new data from the BLS. At the end of



Rev A1, Page 5/38

the *BiSS Line* communication the Host is notified about new data by an Interrupt Request (IRQ).

On the opposite side, the standard BiSS Line Slave usually consists of a RS485 bus transceiver, a DC/DC converter, an OSC for system timing and the BLS core. Due to the protocol similarity, a BLS core typically provides a standard *BiSS C Master* interface to connect any *BiSS C* sensor that is already available on the market.



Figure 5: BiSS Line 2-wire configuration

In the 2-wire configuration, the power supply and the data signals are transmitted over the same twisted pair cable as shown in Figure 5. Compared to the 4-wire

configuration, it requires additional passive elements for power supply (de)coupling but reduces the number of required wires.



### **BISS LINE FRAME**

The *BiSS Line* communication is realized with frames using a RS485 half-duplex baseband serial transmission. Figure 6 shows the structure of a general BiSS Line Frame. As defined before, the sections of the BiSS Line Frame that are driven by the BLM are colored in green. The blue sections indicate that the BLS is driving the line.

A BiSS Line Frame is initiated by the BLM and usually finished by a BLS. In between frames, the BLM sends IDLE symbols to prevent a DC charge of the line.



Figure 6: Structure of the BiSS Line Frame

At the beginning of a BiSS Line Frame, the BLM pauses the transmission of the IDLE symbol and sends one of several START symbols followed by DATA. When the BLM finishes the transmission, the BLS takes over the line. The response of the BLS starting with the IDLE symbol needs to be sent immediately to match the response timeout of the BLM. The BLS transmits the START symbol and DATA as soon as the requested data is available. At the end of the communication, the BLS releases the line and the BLM continues to send the IDLE symbol until the next BiSS Line Frame begins. Technical details about the BiSS Line Frame can be found in chapter CHARACTERISTICS on page 36.

### **IDLE Symbol**

The IDLE symbol is an alternating code producing high frequency digital switching that is suitable for clock recovery. The maximum length of the idle time is not limited and the active transmitter can stop any IDLE symbol at a digital low to start the transmission. However, a long idle time helps the receiver to adapt to the clock phase of the current symbol on the line in disturbed environments. Table 1 shows the 8b10b coding of the IDLE symbol.

| Symbol | Description         | 8b10b | Binary     |
|--------|---------------------|-------|------------|
| IDLE   | BLM and BLS         | 21.5  | 1010101010 |
|        | Idle time for clock |       |            |
|        | recovery            |       |            |

Table 1: IDLE Symbol

### **START Symbols**

The codes of the START symbol are intently chosen to provide a strong distinction between each other and the IDLE symbol. *BiSS Line* defines several START symbols for different requests of the BLM and responses of the BLS. The available START symbols are listed in Table 2.

| START Symbol | Description                            | 8b10b | BINARY     |
|--------------|----------------------------------------|-------|------------|
| REQ          | Sent only by BLM                       | 26.7  | 0101101110 |
|              | Request of Process Data                |       |            |
|              | Initialization of a PDF                |       |            |
| AUX          | Sent only by BLM                       | no    | 1101110000 |
|              | Request of Auxiliary Data              | 8b10b |            |
|              | Initialization of a ADF                |       |            |
| RSP0         | Sent only by BLS                       | 29.4  | 0100011101 |
|              | Response to a REQ from BLM, if CDS = 0 |       |            |
|              | Response to an ADF                     |       |            |
| RSP1         | Sent only by BLS                       | 26.7  | 0101101110 |
|              | Response to a REQ from BLM, if CDS = 1 |       |            |

Table 2: Listing of START Symbols

Each START symbol is used to determine the beginning of a new BiSS Line Frame transmission at the respective receiver. Since the beginning of the transmissions is a delicate phase of the communication, the detection of the START symbol must be robust and definite. Therefore, the codes of all valid symbols are



Rev A1, Page 7/38

chosen to always produce a Hamming Distance (HD) of five and above while clocked into the receivers shift register bit by bit. Figure 7 shows the HD of the current content clocked into the shift register to the START symbol transmitted over the line. Because of the HD

being a minimum of five constantly, the receiver is able to reconstruct the end of the START symbol exactly even if one or two bits are flipped during transmission. A HD below three always indicates a received START symbol explicitly.



Figure 7: BiSS Line START Symbol Detection

### **Process Data Frame (PDF)**

The START symbol REQ is used to initialize a PDF. The PDF is intended to exchange sensor and actuator data between the BLM and BLS on a regular basis. The PDF represents the main functionality of the *BiSS Line* protocol.

The Process Data is transmitted within the segment DATA of the PDF sent by the BLS and BLM respectively. *BiSS Line* matches the data structure of *BiSS C* exactly. As described in the *BiSS C* protocol, the Process Data is divided into multiple data channels optionally protected by Cyclic Redundancy Check (CRC). Usually, each data channel is transmitted completely in the segment DATA of every PDF.

The segment DATA of the BiSS Line Frame is 8b10b coded with the benefit of DC balance and sufficient transitions for clock recovery. The standard *BiSS Line* device supports FEC to further protect the Process Data against transmission errors. Since the applied FEC method does not only detect transmission errors, but is also able to correct corrupted data, the availability of the communication improves. To reduce the error rate in very disturbed environments, the Process Data can be transmitted repeatedly by request or pre-configuration. Detailed information about the PDF can be found in chapter PROCESS DATA FRAME (PDF) on page 8.

### **Control Data Frame**

Similar to *BiSS C*, it is possible to access register data of the connected devices without stopping the Process Data transmission. Therefore, the PDF includes one data bit for register communication in each directions. The CDM bit is sent by the BLM and the CDS bit is sent by the BLS. Since the Control Data Frame is composed of the CDM and CDS bits over several PDF, the Control Data communication is intended for data that does not need to be refreshed on a high frequency basis. For more information about the Control Data Frame see chapter CONTROL DATA FRAME on page 14.

### Auxiliary Data Frame (ADF)

The START symbol AUX initializes an ADF that can be used for general data transmissions without capturing new sensor data. There are several opcodes for predefined operations such as read and write of up to 8 data bytes within the address space of the BLS for example. As for the PDF, the opcode, the address and the data segments are 8b10b coded and protected by FEC.

At start-up, the ADF is intended to configure the *BiSS Line* communication parameters such as the number of data channels and the data length for example. Further opcodes may be implemented in the future. Further details about the ADF are described in Chapter AUXIL-IARY DATA FRAME (ADF) on page 18.



### PROCESS DATA FRAME (PDF)

### FRAME AND SYMBOLS

The capture of Process Data is usually triggered by the drive. Typically, it is not synchronized to the signals on the line. Figure 8 shows the sequence of a PDF requesting sensor data of a connected *BiSS C* slave.

The drive starts the sequence by asserting the process data request signal PDREQ at the PDI. Thereupon, the

BLM initiates a new PDF by transmitting the START symbol REQ that induces the BLS to capture new sensor data by starting a *BiSS C* frame for communication with the connected sensor. As defined in the BiSS C Protocol Description, the sensor data is captured at the first rising edge on the *BiSS C* MA line.



Figure 8: Process Data Frame

### REQDLY

BiSS Line minimizes the jitter between the position request from the drive and the latch event at the sensor. Therefore, the delay time TDLY between the trigger event at PDREQ and the last rising edge of the IDLE symbol on LINE is measured. TDLY is coded into the symbol REQDLY which is transmitted to the BLS directly after the START symbol REQ. The BLS delays the start of the *BiSS C* frame by the received TDLY to ensure equidistant data acquisition. Technical information about TDLY can be found in Table 39 on page 36.



Figure 9: Detailed View of the BiSS Line Symbol REQDLY

Similar to the START symbols, REQDLY is coded in consideration of an adequate HD to provide appropriate error corrections. A Bose-Chaudhuri-Hocquenghem (BCH) code is used to transmit the CDM (1 bit), FCTRL (1 bit) and TDLY (5 bits). CDM is used for the Control Data communication and is described in chapter CONTROL DATA FRAME. The frame control bit FC-TRL is reserved for future purposes regarding the PDF processing at the BLS.



Figure 10: Illustration of a BCH(7,15) Protected Message



#### Rev A1, Page 9/38

The BCH code is an FEC method that adds eight parity bits to REQDLY for redundancy. The polynomial used to generate the parity bits is  $g(x) = x^8 + x^7 + x^6 + x^4 + x^0$ . In total, the bit length of REQDLY is 15 bit and its FEC is able to correct any transmission errors of up to two bits. Figure 10 shows the structure of the resulting BCH (7,15) code.

Since the BCH (7,15) code is not DC balanced, it is necessary to insert fill bits (FILL) that prevent continuous series of zeros or ones in the symbol REQDLY. The BLM adds one FILL bit after every third BCH bit. Furthermore, the BCH PARITY bits are inverted before transmission to prevent information bits of exclusive zeros.

### DATA

The PDF segment DATA holds the Process Data of *BiSS Line*. The Process Data is identically formatted as

described in the BiSS C Protocol Description. 8 logical Process Data channels can be activated for transmission of actuator and sensor data to and from one BLS. Each Process Data channel can be configured for up to 64 data bits protected by a CRC of up to 16 bit. However, in systems with multiple slaves the maximum payload for *BiSS Line* of 64 byte cannot be exceeded.

Figure 11 shows a *BiSS Line* system connected to multiple *BiSS C* slaves of which one device is an actuator. Since *BiSS C* transfers sensor and actuator data by means of a large shift register, the unused actuator data for SENSORA and SENSORB must be clocked through the system resulting in an unnecessarily reduced frame rate. This is not the case for *BiSS Line*. The PDF only transmits the actuator data needed for the corresponding BLS.



Figure 11: Multiple BiSS C Devices

The segment DATA is encoded using 8b10b<sup>\*</sup>. Figure 12 shows an example of 14 bit Process Data that are encoded into two 10-bit symbols sent by the BLM in the DATA section of the BiSS Line Frame.

First, the data to be transmitted is divided into portions of 8 bits. Incomplete bytes are left aligned and padded

with zeros. Second, the 8b10b encoding adds two bits for each byte to complete the Line Code.

The segment DATA sent by the BLM transmits the actuator data and the segment DATA sent by the BLS transmits the sensor data using the same 8b10b coding scheme.



Figure 12: Example of 8b10b Encoding for DATA

FEC

To additionally protect the control, actuator and sensor data against burst errors, *BiSS Line* uses a Forward

<sup>&</sup>lt;sup>\*</sup> A detailed description of the 8b10b coding can be found in patent US 4486739 A "Byte oriented DC balanced (0,4) 8B/10B partitioned block transmission code".



#### Rev A1, Page 10/38

Error Correction (FEC) based on a Reed Solomon (RS) code which is a special subclass of BCH codes. Since the FEC is 8b10b coded as well, the RS code is calculated for DATA before the 8b10b coding. In comparison to the BCH code, the RS code applies to bytes instead of single bits. Hence, it is possible to correct complete *BiSS Line* symbols only. *BiSS Line* implements the RS(247, 255) code, which uses the generator polynomial  $g(x) = x^8 + x^4 + x^3 + x^2 + x^0$ . For calculations of the 8 parity bytes, DATA is extended to a fixed length of 247 bytes as shown in Figure 13.

Unused data bytes are filled with zeros, which are not transmitted over the line. The data bytes must be considered right aligned to execute the parity calculation correctly. In total, the RS(247, 255) code is able to correct four symbols distorted during transmission. More information about the RS(247, 255) can be found in "Error Control Coding: Fundamentals and Applications, SHU LIN/Danie J. Costello,Jr.".



Figure 13: Illustration of a RS(247,255) Protected Message

### RSPx

In contrast to the BLM, the BLS sends the START symbol RSPx which includes the CDS bit. In case of a connected *BiSS C* sensor the recently received CDS bit is passed on by the Internal BiSS C Master. However, the BLS is able to independently generate CDS bits for Control Data communications.

The Internal BiSS C Master controls the communication to the connected *BiSS C* device at the BLS. As de-

scribed in chapter CONTROL DATA FRAME, the CDS bit is used for Control Data communications.

In case of a PDF, the CDS bit information is coded into the START symbol of the BLS response. There are two possible START symbols RSP0 and RSP1 representing CDS = 0 and CDS = 1 respectively. More information about the START symbol coding can be found in Table 2 on page 6.



Rev A1, Page 11/38

### STATE DIAGRAM

Figure 14 shows the sequence of the internal states of a standard BLM during Process Data communication as illustrated in Figure 8 on page 8. As before, the bubbles colored in green represent the states in which the BLM is sending data and the blue bubbles represent the states in which the BLS is responding accordingly. Figure 15 on the other hand shows the sequence of the internal states of a standard BLS during the same communication procedure. Thus, the BLM and BLS cycle the same states when executing a PDF. The following section describes the different states of the BLM and BLS as presented in Figures 14 and 15 in detail. The description of the states refer to the BLM and BLS as labeled.



Figure 14: State Diagram of the BLM During PDF Execution

Figure 15: State Diagram of the BLS During PDF Execution



State: Idle\_M

After system reset, the BLM and BLS start in the state Idle\_M.

#### Master:

At the beginning, the BLM sends the symbol IDLE to allow the BLS to synchronize to the *BiSS Line* clock signal. The IDLE symbol is chosen following the 8b10b coding D21.5. Thus, the transmission line continuously switches from digital high to digital low. That helps to keep the transmission line DC balanced and produces sufficient level changes for high precision clock recovery.

When receiving a process data request signal (PDREQ) signal from the drive, the BLM stores the TDLY and enters the state Request.

#### Slave:

The BLS enters the state Request, if the clock synchronization is locked to the incoming transmission clock of the BLM.

#### State: Request

After receiving the trigger, the synchronized data transmission can be started by the BLM.

#### Master:

First, the BLM transmits the start symbol REQ to the BLS. REQ starts the BISS Line Frame and prepares the BLS to receive data. The symbol REQ is chosen following 8b10b coding D26.7.

Second, the BLM transmits the symbol REQDLY to the BLS which contains the TDLY of the current data request signal. The CDM bit and the FCTRL bit coming from the drive are coded within the symbol REQDLY as well. To generate the symbol REQDLY the BLM uses BCH(7,15) for error correction. If the BLM is enabled to transmit actuator data to the BLS, the BLM continues to control the communication and enters the state Data\_M. Otherwise, the BLM stops the transmission, enters the state Idle\_S and waits for the BLS to drive the line.

#### Slave:

After receiving the start symbol REQ completely, the synchronized BLS is able to correctly sample the information from the BiSS Line Frame. The REQDLY data is extracted, analyzed and corrected, if the parity bits indicate any errors during transmission. The reconstructed FCTRL is evaluated and CDM and TDLY are passed on to the Internal BiSS C Master. The Internal BiSS C Master controls the communication to the connected *BiSS C* slaves and is fully compatible to the standard BiSS C Protocol Description. Therefore, *BiSS Line* can easily be used to extend a standard *BiSS C* communication system.

The Internal BiSS C Master uses TDLY to delay the start of the *BiSS C* frame. Thus, the jitter of the sensor data acquisition timing can be compensated, which is an important characteristic for proper control design at the connected drive.

Similar to the BLM, the BLS enters the state Data\_M only, if it expects actuator data coming over the line. If not, the BLS takes over the communication control and enters the state Idle\_S.

#### State: Data\_M

The state Data\_M is used to transfer actuator data from the BLM to the BLS.

#### Master:

The BLM divides the applied data and generates the corresponding 8b10b codes to be sent over the line. The BLM continues to state FEC\_M after all data has been transmitted.

#### Slave:

The BLS receives the 8b10b coded data packets and decodes the original actuator information to be passed on to the *BiSS C* Slave. The BLS enters state FEC\_M before starting transmission of actuator data at the *BiSS C* interface.

#### State: FEC\_M

With FEC erroneous transmissions in heavily disturbed environments can be corrected and data availability is increased.

#### Master:

First, the BLM divides the raw actuator data into portions of eight bits. Incomplete bytes are filled with zeros as described in the state Data\_M. REQDLY and the data byte symbols are extended to 247 bytes by adding zero bytes in front of them. Finally, the RS parity symbols are calculated. The zero bytes are for calculation purposes only.

Second, the 8 parity symbols are encoded using 8b10b before sent over the line.

After sending the FEC information, the BLM finishes data transmission and is ready to receive the response of the BLS. Therefore, the BLM releases the transmission line, continues to the state Idle\_S and hands the communication control over to the BLS.

#### Slave:

The BLS receives the FEC symbols and decodes the 8b10b code to recover the original parity bytes. Afterwards, the data bytes and parity bytes are used to correct possible transmission errors and the actuator data is forwarded to the Internal BiSS C Master. The Internal BiSS C Master generates the start bit and continues

Rev A1, Page 12/38



Rev A1, Page 13/38

the *BiSS C* frame as shown in the *BiSS C* protocol description.

For FEC calculations, the received DATA has to be extended by zero bytes as described for the BLM. The BLS continues to the state Idle\_S and prepares to transmit its data to the BLM.

### State: Idle\_S

The state Idle\_S is equal to the state Idle\_M except of the fact that the control of the communication is handled by the BLS. In this phase of the communication procedure, the BLS sends its response back to the BLM.

#### Slave:

Since the direction of data transmission changes, the BLM needs to be synchronized to the clock of the BLS. Therefore, the BLS also sends the symbol IDLE as described in the state Idle\_M for the BLM.

If the Internal BiSS C Master receives the complete start sequence including the CDS bit from the *BiSS C* slave, the BLS is triggered to start the *BiSS Line* response. The BLS stops sending the IDLE symbol and continues to the state Response.

Since the start sequence of the *BiSS C* protocol is initiated considering any line delay and processing times, *BiSS Line* automatically delays the response depending on the connected sensor.

### Master:

If the clock of the BLM for receiving locks to the clock of the BLS for transmitting, the BLM continues to the state Response. However, if the BLS does not respond in time, the BLM aborts the PDF, returns to the state Idle\_M and notifies the Host about the erroneous communication.

### State: Response

The state Response is similar to the state Request. The START symbol synchronizes the data transmission between BLS and BLM.

#### Slave:

In contrast to the BLM, the BLS sends the START symbol RSPx which includes the recently received CDS bit from the Internal BiSS C Master. There are two possible START symbols RSP0 and RSP1 representing CDS = 0 and CDS = 1 respectively. More information about the START symbol coding can be found in Table 2 on page 6.

If the BLS is enabled to transmit sensor data over the line, the next state of the communication procedure is Data\_S. Otherwise, the BLS returns to the state Idle\_M and the BiSS Line Frame is completed.

#### Master:

The BLM waits for the START symbol RSPx to be received completely.

If the BLM is configured to receive sensor data from the line the BLM continues to the state Data\_S. If there is no sensor data transmission, the BLM returns to Idle\_M and waits for the next PDREQ to start another BiSS Line Frame.

#### State: Data\_S

In the state Data\_S, the BLS sends the sensor data of the Internal BiSS C Master to the BLM. The process is similar to the transmission of the actuator data as described for the state Data\_M.

#### State: FEC\_S

In the state FEC\_S, the BLS calculates and sends the FEC parity bytes of the sensor data to the BLM including the bit CDS.

The process is similar to the transmission of the FEC parity bytes as described in state FEC\_M.



Rev A1, Page 14/38

### **CONTROL DATA FRAME**

As described in chapter PROCESS DATA FRAME (PDF) on page 8, *BiSS C* uses the Control Data Frame for register access. Therefore, each *BiSS C* Frame includes the CDM bit, to send information from the master to the slaves, and the CDS bit for the opposite direction. The Control Data Frame is composed of the single bit transmissions included in multiple *BiSS C* Frames. More information about the Control Data Frame of the *BiSS C* protocol can be found in *BiSS C* Protocol Description.

Since *BiSS Line* provides the functionality of *BiSS C*, the BiSS Line Frame can also be used to transmit Control Data. Similar to the *BiSS C* protocol, the Control Data communication of *BiSS Line* is handled during execution of the PDF. The CDM bit is included in the REQDLY symbol send by the BLM and the CDS bit is coded into the RSPx symbol from the BLS. For more information about the PDF see chapter PROCESS DATA FRAME (PDF) on page 8.



Figure 16: BiSS Line Control Data Communication for BiSS C Devices

Figure 16 illustrates the Control Data Frame of *BiSS Line*. Each of the four PDF that are sent in sequence, transmit one bit of the Control Data Frame in both directions. The *BiSS Line* symbol REQDLY includes the CDM bit of the corresponding *BiSS* C Frame FRAME0... FRAME3 to be sent to the connected BLS. The BLS passes the received CDM bit on to the Internal BiSS C Master which transmits it during the *BiSS C* timeout of the *BiSS C* Frame as explained in the *BiSS C* protocol description. The *BiSS C* Slave merges the received CDM bits to build the Control Data Frame.

The data response of the *BiSS C* Slave is coded into the symbol RSPx as soon as the start sequence including the CDS bit is received by the Internal BiSS C Master. CDS = 0 produces a *BiSS Line* response of RSP0 and CDS = 1 produces a *BiSS Line* response of RSP1. As for the CDM bit, the BLM needs to merge the CDS bits to form the Control Data Frame. The Control Data Frame is started by the Host. The *BiSS C* Master sends its CDM bit at the end of the *BiSS C* Frame after receiving the CDS bit. Hence, the CDM bit can be altered in reaction to the CDS bit received within one *BiSS C* frame. The only case an immediate reaction to the CDS bit is necessary is, if the start bit of the Control Frame is delayed by the *BiSS C* slave during register access.

In the *BiSS Line* protocol on the other hand, the symbol REQDLY is sent before the symbol RSPx arrives at the BLM as shown in Figure 16. That means, it is not possible to alter the CDM bit in reaction to the CDS bit within the same frame cycle.

In case of a read register access, the BLS extends the start bit to address the incompatibility without significant impact on the communications.

For writing, a delayed access is not supported. However, since the write access for the first byte is usually not delayed, the limitation only affects sequential write accesses of multiple bytes.



Rev A1, Page 15/38

As explained in the *BiSS C* protocol description, *BiSS C* automatically assigns a unique slave ID to each of the connected *BiSS C* slaves at the beginning of every Control Frame. Since the *BiSS C* Frame is passed from one *BiSS C* slave to another, the *BiSS C* slave picks its slave ID locally by occupying the CDS bit of the current *BiSS C* Frame. See the *BiSS C* protocol description for further details.

For configuration of the *BiSS Line* components, the Control Data Frame can be used to address the BLS as well. Since each occupied CDS bit from the *BiSS* 

chain is processed for generating the appropriate *BiSS Line* response, the BLS is capable of detecting the end of the *BiSS C* slave ID assignment. The BLS occupies the first unused *BiSS C* slave ID by setting the CDS bit of the particular ID slot (IDL). Hence, the BLS will always be assigned to the highest slave ID.

After the assignment, the BLS responds to any Control Data Frame addressed to that specific slave ID. However, the configuration of the BLS can also be done using the ADF.



Rev A1, Page 16/38

### **BISS LINE BUS**

Additionally to the point-to-point configuration as discussed in chapter BiSS LINE SYSTEM on page 4, it is possible to connect multiple *BiSS Line* devices in a bus topology. The *BiSS Line* bus can be used to control the system of an industrial robot arm, for example. Only one cable is necessary to power and communicate to several position sensors built into the joints of the robot. However, *BiSS Line* enables connections to multiple BLS that are equipped with multiple sensors and actuators providing every feature as discussed for the point-to-point configuration.

Figure 17 shows an example of a *BiSS Line* bus system that contains three BLS connected to multiple sensors and actuators.



Figure 17: BiSS Line Bus with Multiple BiSS C Slaves

As described in chapter PROCESS DATA FRAME (PDF) the PDF consists of a request sent by the BLM and a response sent by the BLS. If more than one BLS is connected to the BLM, there must be some sort of organization to handle the response of each device. Since the drive in the robot arm for example processes the position of every joint in every control cycle, *BiSS* 

*Line* needs to transmit the sensor data of every BLS within one PDF.

The data transmission for PDF is organized using specific time slots that are assigned to every BLS connected to the system. Hence, the BLS respond to a request by the BLM in succession. Figure 18 shows the PDF for the *BiSS Line* bus topology from Figure 17.



Figure 18: Process Data Frame for BiSS Line Bus Topology

Similar to the PDF of the point-to-point configuration, the request of the BLM initiates the communication. Since all BLS are connected to the BLM in parallel, each device processes the request as described before.

The actuator data for ACTUATOR2 and ACTUATOR3 are transmitted in the section of the frame that is driven by the BLM. Every BLS that receives actuator data



Rev A1, Page 17/38

needs to be configured to the position of the corresponding data within DATA\_M.

Before starting any PDF, each BLS that is transmitting sensor data needs to be configured to a specific time slot. If a BLS processes actuator data only, a time slot does not necessarily need to be assigned to it. However, for communications via Control Data Frame, the BLS must be assigned to a time slot in order to respond accordingly.

As it can be seen in Figure 18, BLS1, BLS2 and BLS3 from the example network above are assigned to SLOT1, SLOT2 and SLOT3 respectively. For the calculation of the point in time when to start the response, each BLS needs to be configured to the data lengths of the other time slots as well. Hence, the timing of the responses is individually determined by every BLS.

If time slots overlap due to configuration errors, the corruption of the transmission is detected by the data protection mechanism as described before.

Naturally, the maximum *BiSS Line* frame rate is affected by the number of slots that are activated in the system. If the BLM is supposed to start another PDF before every time slot is processed, the Host receives an error signal.

For configuration of a *BiSS Line* bus topology, each BLS connected to the BLM needs to be identified and explicitly configured. The ADF provides special operations for configuration of the BLS. Detailed information about the ADF can be found in chapter AUXILIARY DATA FRAME (ADF).



### **AUXILIARY DATA FRAME (ADF)**

The Auxiliary Data Frame (ADF) is used to communicate with a specific BLS and execute predefined operations. The ADF is required to establish a *BiSS Line* bus topology by configuring each BLS according to the system setup. Furthermore, it is suitable for transmissions of a larger amount of data from a selected BLS to BLM and vice versa. Since the data rate is much higher than for a Control Data Frame, the ADF is intended for addressing additional data storages such as external EEPROMs and communication to a microcontroller. codes the ADF enables functions for data processing far beyond simple read and write.

An ADF can individually be started by the BLM in the configuration phase of the system's operation but also while already transmitting PDF regularly. In the latter case, one PDF is replaced by the ADF, if activated. Hence, the functionality of the ADF is available without stopping the overall *BiSS Line* cycle. However, it is important to understand, that an ADF does not trigger the BLS to capture new sensor data.



Figure 19: Auxiliary Data Frame

In comparison to the PDF, the ADF includes a unique identification number that addresses a specific BLS. Consequentially, in general only one *BiSS Line* device of the system responses to the start symbol AUX. Therefore, the *BiSS Line* Unique Identifier (BL\_UID), a 48-bit unique number, is assigned to every BLS during production. Especially for bus systems with several *BiSS Line* devices, this enables the BLM to communicate to a particular BLS exclusively since the time slot mech-

anism is temporarily deactivated. However, it is also possible to address every BLS in the system by sending broadcast operations via ADF.

The function of an ADF is defined by the operation code transmitted by the BLM. Since the structure of the ADF stays the same for each opcode, the frame length is fixed. In Figure 19 the individual segments of an ADF are shown.

| Segment  | Length  | Data    | Description                                          |
|----------|---------|---------|------------------------------------------------------|
| IDLE     | 40 bits | -       | Synchronization and Frame Processing at BLS          |
| AUX      | 10 bits | -       | START symbol "1101110000" for the Request of the BLM |
| OPCODE   | 20 bits | 2 bytes | The Code Selects the Operation to be Executed        |
| BL_UID   | 60 bits | 6 bytes | Unique Identifier of a BiSS Line Slave               |
|          |         |         | BL_UID(47:32) = Manufacturer ID                      |
|          |         |         | BL_UID(31:0) = Serial number                         |
| AUX_DATA | 80 bits | 8 bytes | Data for the Selected Operation                      |
| CRC16    | 20 bits | 2 bytes | 16-bit CRC Checksum for OPCODE/STATUS, BL_UID and    |
|          |         |         | AUX_DATA.                                            |
| FEC      | 80 bits | 8 bytes | FEC Protection for the Entire ADF including CRC16    |
| RSP0     | 10 bits | -       | START symbol "0100011101" for the Response of a BLS  |
| STATUS   | 20 bits | 2 bytes | Status of the BLS sent During Response               |

Table 3: Segments of the Auxiliary Data Frame

As explained previously, the BLS needs to be synchronized to the data clock of the BLM before starting any *BiSS Line* frame. For the ADF at least four IDLE symbols are necessary to ensure an accurate data transmission on the line.

The start symbol to initialize a new ADF is AUX. OP-



Rev A1, Page 19/38

CODE, BL\_UID and AUX\_DATA are used to control the frame operation and for transmission of necessary data. Finally, the frame is protected by CRC16 and FEC against disturbances.

For ADF it is necessary to add another four IDLE symbols at the end of the BiSS Line Frame segments driven by the BLM. The additional time is needed by the BLS to decode the received data considering any FEC corrections and to evaluate if the ADF has to be responded to.

After synchronization of the BLM, the response of the BLS is initiated by the start symbol RSP0. The rest of the response is identical to the BLM section of the BISS Line Frame except for STATUS that replaces the OPCODE. Table 3 overviews the different segments of the ADF.

### IDLE, AUX and RSP0

After the four mandatory IDLE symbols are sent, the synchronization phase can be interrupted anytime as described for the PDF. The start symbol AUX initiates a new ADF which always consists of the same frame segments listed in Table 3. The invariable time duration of the frame section that is driven by BLM is  $t_{REQUEST_AUX}$  as shown in Figure 19.

For the response of the BLS the IDLE time is the same as for the BLM except that there is no further IDLE segment at the end of the transmission. Apart from the second IDLE, the frame section that is driven by the BLS is structured similarly to the request resulting in the overall time duration for one complete ADF of  $t_{\text{FRAME}\_AUX}$ . The actual physical characteristics of *BiSS Line* are listed in Table 39 on page 36.

The start symbol of the response is RSP0 and matches the start symbol of the PDF when returning a CDS bit of 0. Since the Control Data communication is deactivated, the BLM does not need to distinguish between multiple start symbols. However, a Control Data communication in progress is only paused for processing the ADF. The next PDF continues to execute the current Control Data Frame without any effect to the data transfer.

#### **OPCODE and STATUS**

The data length of OPCODE before 8b10b coding is two byte. The first byte holds the OPCODE\_HEAD, which determines the operation, the ADF is supposed to trigger. There are several operations available as listed in Table 7 on page 22. Further operations for data processing may be added in the future.

| OPCODE                            |
|-----------------------------------|
|                                   |
| OPCODE_HEAD(7:0) OPCODE_TAIL(7:0) |

Figure 20: OPCODE of Auxiliary Data Frame

The second byte of OPCODE is the OPCODE\_TAIL. It is used for additional information to control the execution of the operation. The operations AUX\_READx and AUX\_WRITEx for instance use the OPCODE\_TAIL to determine the data address within the recipient to read from or write to. However, OPCODES such as AUX\_NOP do not need any further configuration and transmit a constant OPCODE\_TAIL of zero. Figure 20 shows the composition of OPCODE as described above.



Figure 21: STATUS of Auxiliary Data Frame

In response to an OPCODE sent by the BLM, BLS returns a two byte STATUS back to the BLM as it can be seen in Figure 21. The first byte of STATUS repeats the OPCODE\_HEAD that was previously sent by BLM. The second byte reports the status of the BLS processing the opcode.

It consists of a general 2 bit status STAT\_AUX for the current operation and a specific 6 bit status STAT\_OPC for the selected OPCODE. STAT\_AUX is always the same for all operations providing general information about the operation in progress. Table 4 shows the coding of STAT\_AUX in detail.

In contrast to STAT\_AUX, STAT\_OPC transmits specific information about the status of the current OPCODE. Hence, the structure of STAT\_OPC depends on the OPCODE that is currently in progress.

| STAT_AUX(1:0) | Status      | Description               |
|---------------|-------------|---------------------------|
| 00            | Idle        | No Operation in           |
|               |             | Progress                  |
| 01            | Busy        | Operation in              |
|               |             | Progress                  |
| 10            | Acknowledge | <b>Operation Success-</b> |
|               |             | fully Completed           |
| 11            | Error       | Operation Failed          |

Table 4: General Operation Status



Single frame operations can be executed within one BiSS Line Frame and are immediately acknowledged by the BLS. Multi frame operations need several BiSS Line Frames and are indicated by STAT\_AUX = Busy and OPCODE\_HEAD = STAT\_OPC = 0. If the BLS is busy executing a multi frame operation, the OPCODE AUX\_NOP must be sent by the BLM until STAT\_AUX changes to 'Acknowledge' or 'Error'. All multi frame operations use OPCODES  $\geq$  0x10.

Table 5 summarizes the content of OPCODE and STA-TUS as described above. Detailed information about the different operations and their configuration and status can be found in chapter AUXILIARY DATA FRAME OPERATIONS.

| Segment      | Content     | Length | Description                                                         |
|--------------|-------------|--------|---------------------------------------------------------------------|
| OPCODE(15:8) | OPCODE_HEAD | 8 bit  | Determines the Operation for the BLS to be executed                 |
| OPCODE(7:0)  | OPCODE_TAIL | 8 bit  | Configuration of the Operation                                      |
| STATUS(15:8) | OPCODE HEAD | 8 bit  | Repetition of last OPCODE HEAD                                      |
| STATUS(7:6)  | STAT_AUX    | 2 bit  | General Status of the Operation                                     |
| STATUS(5:0)  | STAT_OPC    | 6 bit  | Specific Status of the Operation<br>Different for every OPCODE_HEAD |

### Table 5: OPCODE and STATUS

#### BL\_UID

In general, the communication of an ADF is point to point. The BLM addresses one BLS that exclusively responses accordingly. As shown in Table 3 on page 18 the BL\_UID, which is used for addressing a specific *BiSS Line* device, consists of the Manufacturer Identification (MFR\_ID) and the Serial Number (DEV\_SN). The MFR\_ID, a 16-bit number which must be requested from the *BiSS* Association e.V.\*, identifies the manufacturer of the *BiSS Line* device. The DEV\_SN is a 32-bit value exclusively assigned to each BLS. Both identification parameters have already been introduced for *BiSS* C as can be read in the BiSS C Protocol Description.

For verification, the BLS sends its own BL\_UID back to the BLM. However, since the BLM does not automatically check the BL\_UID, the Host needs to verify that the response on the line is sent by the requested device.



Figure 22: Auxiliary Data Frame for Broadcast Operations

In contrast to its main purpose to address a specific *BiSS Line* device, the ADF provides the functionality to send broadcast messages to every BLS connected to the system. Therefore, *BiSS Line* defines a broadcast address for one way operations. If BL\_UID equals zero, the ADF is processed by every BLS but no response is returned to the BLM. Hence, a broadcast operation is not acknowledged by STATUS as described for point-to-point communications. As shown in Figure 22 the time duration of an ADF for broadcast operations stays the same.

### AUX\_DATA

The Host configures the parameters within the BLM section and triggers a new ADF. After completion of

the communication with the addressed slave, the Host checks the BL\_UID\_S and collects the desired data within the BLS section.

To transmit data to and from the BLS the data section AUX\_DATA is used. An ADF provides up to 8 byte for data transmissions in both directions. Although not every operation occupies all data bytes, each ADF transmits the entire AUX\_DATA. Unused bytes in AUX\_DATA\_M are ignored and unused bytes in AUX\_DATA\_S are set to zero by the BLS. The AUX\_DATA bytes used for a particular operation are specified in chapter AUXILIARY DATA FRAME OPER-ATIONS on page 22.

# **BiSS Interface**

**BISS LINE PROTOCOL DESCRIPTION** 



Rev A1, Page 21/38

| Genera          | Seneral Data Field          |       |       |                 |                 |       |       |       |  |
|-----------------|-----------------------------|-------|-------|-----------------|-----------------|-------|-------|-------|--|
| Byte            | Bit 7                       | Bit 6 | Bit 5 | Bit 4           | Bit 3           | Bit 2 | Bit 1 | Bit 0 |  |
|                 | BiSS Line Master            |       |       |                 |                 |       |       |       |  |
| OPCOD           | E                           |       |       |                 |                 |       |       |       |  |
| 00              |                             |       |       | OPCODE_         | HEAD(7:0)       |       |       |       |  |
| 01              |                             |       |       | OPCODE          | _TAIL(7:0)      |       |       |       |  |
| BL_UID          | _M                          |       |       |                 |                 |       |       |       |  |
| 02              |                             |       |       | BL_UID(47:40)   | = MFR_ID (15:8) | )     |       |       |  |
| 03              |                             |       |       | BL_UID(39:32)   | =MFR_ID (7:0)   |       |       |       |  |
| 04              |                             |       |       | BL_UID(31:24) = | DEV_SN (31:24   | •)    |       |       |  |
| 05              |                             |       | I     | BL_UID(23:16) = | DEV_SN (23:16   | 6)    |       |       |  |
| 06              |                             |       |       | BL_UID(15:8) =  | DEV_SN (15:8)   |       |       |       |  |
| 07              | BL_UID(7:0) = DEV_SN (7:0)  |       |       |                 |                 |       |       |       |  |
| AUX_DA          | UX_DATA_M                   |       |       |                 |                 |       |       |       |  |
| 08              | AUX_DATA(63:56)             |       |       |                 |                 |       |       |       |  |
| 09              | AUX_DATA(55:48)             |       |       |                 |                 |       |       |       |  |
| 10              | AUX_DATA(47:40)             |       |       |                 |                 |       |       |       |  |
| 11              | AUX_DATA(39:32)             |       |       |                 |                 |       |       |       |  |
| 12              | AUX_DATA(31:24)             |       |       |                 |                 |       |       |       |  |
| 13              |                             |       |       | AUX_DA          | TA(23:16)       |       |       |       |  |
| 14              | AUX_DATA(15:8)              |       |       |                 |                 |       |       |       |  |
| 15              |                             |       |       | AUX_D           | ATA(7:0)        |       |       |       |  |
| BiSS Line Slave |                             |       |       |                 |                 |       |       |       |  |
| STATUS          |                             |       |       |                 |                 |       |       |       |  |
| 16              | OPCODE_HEAD(7:0)            |       |       |                 |                 |       |       |       |  |
| 17              | STAT_AUX(1:0) STAT_OPC(5:0) |       |       |                 |                 |       |       |       |  |
| BL_UID          | BL_UID_S                    |       |       |                 |                 |       |       |       |  |
| 18-23           |                             |       |       | BL_UI           | D(47:0)         |       |       |       |  |
| AUX_DA          | ATA_S                       |       |       |                 |                 |       |       |       |  |
| 24-31           | AUX_DATA(63:0)              |       |       |                 |                 |       |       |       |  |

Table 6: General Data Field & Transmission Sequence of an Auxiliary Data Frame

#### CRC16 and FEC

There are two mechanisms to protect the data transmission of an ADF. First, a 16-bit CRC is calculated for OPCODE, BL\_UID and AUX\_DATA with the polynomial 0x190d9 and a start value of zero. The checksum is inverted and added to the frame as CRC16.



Figure 23: CRC and FEC Protection of an ADF

Afterwards, the *BiSS Line* device calculates the FEC as already described for the PDF. Figure 23 shows the data ranges the two protection checksums are calculated for.

Before transmission, all bytes of the ADF are 8b10b coded as described in chapter PROCESS DATA FRAME (PDF) on page 8.



### **AUXILIARY DATA FRAME OPERATIONS**

As described in chapter AUXILIARY DATA FRAME (ADF) on page 18, the ADF provides several operations for data transmission. According to the specific function, the OPCODE, the AUX\_DATA and the STATUS of each operation is formatted differently. Based on the defi-

nition of the general data field in Table 5, this chapter describes the available operations, their function and directions for usage. Table 7 overviews the operations available and defines their OPCODE\_HEAD.

#### **OVERVIEW**

| Operation            | OPCODE_HEAD | Description                                                 | Reference |
|----------------------|-------------|-------------------------------------------------------------|-----------|
| Single Frame Operati | ons         |                                                             |           |
| -                    | 0x00        | Reserved                                                    | -         |
| AUX_PING             | 0x01        | Induce BLS to Respond to Bitmasked BL_UID                   | Page 24   |
| AUX_CFGPDF           | 0x02        | Configure the Process Data Frame for Multiple Slaves        | Page 26   |
| AUX_GETCFGPDF        | 0x03        | Gets the Process Data Frame Configuration stored in the BLS | Page 29   |
| -                    | 0x04 0x0F   | Reserved                                                    | -         |
| Multi Frame Operatio | ns          | ·                                                           | 1         |
| AUX_NOP              | 0x10        | No Operation                                                | Page 31   |
| -                    | 0x11 0x16   | Reserved (Unused)                                           | -         |
| AUX_SETAOFFS         | 0x17        | Extend Slave Address for R/W Access                         | Page 35   |
| AUX_READ1            | 0x18        | One Byte Read Operation                                     | Page 32   |
| AUX_READ2            | 0x19        | Two Byte Read Operation                                     | Page 32   |
| AUX_READ4            | 0x1A        | Four Byte Read Operation                                    | Page 32   |
| AUX_READ8            | 0x1B        | Eight Byte Read Operation                                   | Page 32   |
| AUX_WRITE1           | 0x1C        | One Byte Write Operation                                    | Page 34   |
| AUX_WRITE2           | 0x1D        | Two Byte Write Operation                                    | Page 34   |
| AUX_WRITE4           | 0x1E        | Four Byte Write Operation                                   | Page 34   |
| AUX_WRITE8           | 0x1F        | Eight Byte Write Operation                                  | Page 34   |
| -                    | 0x20 0xFF   | Reserved                                                    | -         |

### Table 7: OPCODE\_HEAD

There are two groups of operations. The operations of the group Single Frame Operations are processed within one BiSS Line Frame. Hence, the immediate response of the BLS corresponds to the request of the BLM and can be evaluated in the same frame cycle.

On the other hand, operations which cannot be processed within one BiSS Line Frame belong to the group Multi Frame Operations. Because the operation is not yet completely processed, the immediate response of the BLS does not show STAT\_OPC of the operation sent by the BLM, and STAT\_AUX equals 'Idle' or 'Busy'. If STAT\_AUX equals 'Idle', the BLS is occupied with another task and has not yet started to process the new operation. In contrast, 'Busy' indicates that the BLS is processing the new operation which is not yet finished. However, for Multi Frame Operations it is necessary to send another ADF to trigger a response of the BLS without starting a new operation. This is what the operation AUX\_NOP is intended for. AUX\_NOP can be used to check the status of the latest operation. If the BLS receives AUX\_NOP, it returns the section of the general data field associated with the slave without starting any other process. Hence, AUX\_NOP transmits the current STATUS from the BLS to the BLM. Detailed information about AUX\_NOP can be found on page 31.

Figure 24 shows an example of an operation from the Single and Multi Frame Operations group. In the latter case, AUX\_NOP is used to transmit STATUS back to the BLM.



Figure 24: Procedure of Single and Multiple Frame Operations

Each rectangle represents a segment of the general data field (transmission sequence) of one *BiSS Line* frame cycle as described in chapter AUXILIARY DATA FRAME (ADF) on page 18. The upper half shows the BLM section and the lower half shows the BLS section of the general data field.

At the top, for the Single Frame Operation, the green region is the response to the OPCODE A in the blue region of the same *BiSS Line* frame cycle. Hence, after the transmission of one BiSS Line Frame, the operation is finished completely.

At the bottom, the red region indicates that the operation from the blue region above is not completed. Hence, OPCODE B is an operation from the group Multi Frame Operations. For the next ADF, AUX\_NOP in the yellow region is used to request the status of the operation triggered by OPCODE B. AUX\_NOP is repeated as long as the BLS section of the general data frame acknowledges the operation as shown within the green region of the last *BiSS Line* frame cycle in Figure 24.

If another OCPODE\_HEAD is sent while the status still reports 'Busy', STAT\_AUX changes back to 'Idle' and waits for the BLS to start processing the new operation. However, an operation of the group Single Frame Operations always responses immediately, no matter what STAT\_AUX was before.



Rev A1, Page 24/38

### **OPERATION AUX\_PING**

For setting a new *BiSS Line* system up, the AUX\_PING operation can be used to automatically identify any BLS connected to the drive. Instead of using the individual addresses of each BLS in the system explicitly, AUX\_PING enables the BLM to request multiple devices at once. Therefore, a bitmask is used to group the BL\_UID of the *BiSS Line* devices AUX\_PING is intended for. Every BLS of the system processes AUX\_PING and analyzes the bitmask and its own BL\_UID to decide, if a response is demanded. Hence, it is possible that multiple devices drive the line generat-

ing an illegal response. The BLM detects the unusable frame by data protection mechanisms as described before and starts to refine the bitmask to identify individual BL\_UIDs. If every BL\_UID is identified, other OPCODES can be used to catch information about the individual devices.

However, AUX\_PING can also be used to test, if individual *BiSS Line* devices still respond to the BLM. Table 7 shows the general data field and transmission sequence of operation AUX\_PING.

| AUX_PING           |              |       |       |          |          |         |       |       |
|--------------------|--------------|-------|-------|----------|----------|---------|-------|-------|
| Byte               | Bit 7        | Bit 6 | Bit 5 | Bit 4    | Bit 3    | Bit 2   | Bit 1 | Bit 0 |
|                    |              |       |       | BiSS Lin | e Master |         | •     |       |
| OPCOD              | E            |       |       |          |          |         |       |       |
| 00                 | 0            | 0     | 0     | 0        | 0        | 0       | 0     | 1     |
| 01                 | 0            | IDENT |       |          | BITMA    | SK(5:0) |       |       |
| BL_UID             | _M           |       |       |          |          |         |       |       |
| 02 07              |              |       |       | BL_UI    | D(47:0)  |         |       |       |
| AUX_DA             | ATA_M        |       |       |          |          |         |       |       |
| 08 15              | 08 15 unused |       |       |          |          |         |       |       |
| BiSS Line Slave    |              |       |       |          |          |         |       |       |
| STATUS             |              |       |       |          |          |         |       |       |
| 16                 | 0            | 0     | 0     | 0        | 0        | 0       | 0     | 1     |
| 17                 | 1            | 0     | 0     | 0        | 0        | 0       | 0     | 0     |
| BL_UID_S           |              |       |       |          |          |         |       |       |
| 18 23 BL_UID(47:0) |              |       |       |          |          |         |       |       |
| AUX_DATA_S         |              |       |       |          |          |         |       |       |
| 24 31              |              |       |       | unu      | ised     |         |       |       |

Table 8: General Data Field & Transmission Sequence of Operation AUX\_PING

OPCODE consists of OPCODE\_HEAD = 0x01 to select AUX\_PING, and IDENT as well as BITMASK to configure the operation. BITMASK is a 6-bit value used to select a subset of the BL\_UID for addressing multiple *BiSS Line* devices. Since the bit width of BL\_UID is 48, BITMASK can be set in the range from 0 to 48.

| BITMASK | Byte 01;         | Bit 5:0 | BLM |
|---------|------------------|---------|-----|
| 0       | All BL_UIDs      |         |     |
| 0 47    | Group of BL_UIDs |         |     |
| 48      | Specific BL_UID  |         |     |
| >48     | undefined        |         |     |

Table 9: Bitmask for AUX\_PING

BITMASK = 48 means that every bit of the BL\_UID at the slave must match the BL\_UID\_M sent within the AUX\_PING frame in order to induce the BLS to respond. Hence, this is the configuration to test an individual BLS explicitly. If BITMASK = 0 then every *BiSS Line* slave of the system responds to the operation. It is the job of the drive to delimit the bitmask accordingly.

Figure 25 shows an example of BL\_UID matching with BITMASK(5:0) = 17. The blue box exactly enframes 17 bits that are considered for the selection of the BLS to respond. All bits outside of the box are ignored. Hence, any BLS with the BL\_UID = xxxxxxx xxxxxxx xxxxxx xxxxxx xxxxxx to 10100100 01110010 responds to the AUX\_PING operation of the example.



Rev A1, Page 25/38

(01101001 (01000011 (01011011 (11110000 (10100100 (01110010)) Received BL\_UID(47:0)

(01101001 ) 01000011 ) 10011111 ) 01000010 ) 10100100 (01110010) Slave BL\_UID(47:0)

Compared BL UID for the received bitmask 0x11

Figure 25: Example with BITMASK(5:0) = 17

If a single BLS and its BL\_UID is identified, it can be disabled by IDENT to prevent it from responding during further searches. If IDENT is set, the BLS addressed with BL\_UID\_M and BITMASK = 48 is internally flagged as identified. For further AUX\_PING operations with IDENT = 1 and BITMASK < 48, the flagged BLS are not responding. However, a search with IDENT = 0 suppresses this mechanism.

To clear an identification flag, AUX\_PING with IDENT = 0 must be addressed to a specific (BIT-MASK = 48) BLS. A Broadcast AUX\_PING operation with BITMASK = 0 and IDENT = 0 can be used to reset the internal identification flags of all connected BLS at once.

| IDENT | Byte 01; Bit 6 BLM         |                                                    |     |  |
|-------|----------------------------|----------------------------------------------------|-----|--|
| Code  | Condition                  | Description                                        |     |  |
| 0     | BITMASK = 0,<br>BL_UID = 0 | Reset Identification Flag of a<br>connected BLS    | all |  |
| 0     | BITMASK =48                | Reset Identification Flag                          |     |  |
| 0     | BITMASK≤48                 | Search Without Considering<br>Identification Flags | J   |  |
| 1     | BITMASK =48                | Set Identification Flag                            |     |  |
| 1     | BITMASK≤48                 | Search With Considering<br>Identification Flags    |     |  |

| Table 10: Identification | n flag for AUX_PING |
|--------------------------|---------------------|
|--------------------------|---------------------|

AUX\_PING belongs to the group of Single Frame Operations and responds with the STATUS as shown in Table 7 within the same ADF.



Rev A1, Page 26/38

### OPERATION AUX\_CFGPDF

AUX\_CFGPDF can be used to configure the PDF for a single BLS in a bus system.

As described in chapter BiSS LINE BUS on page 16, to correctly respond within the assigned time slot scheme of a PDF, each BLS need to be configured for the data length of every *BiSS Line* device. Since the configu-

ration exceeds 8 bytes, the operation is divided into two pages. Although AUX\_CFGPDF belongs to the group of Single Frame Operations, two ADF are necessary to completely configure one BLS. Table 10 shows the general data field and transmission sequence of AUX\_CFGPDF.

| AUX_C  | FGPDF            |        |                   |                   |                 |          |         |        |
|--------|------------------|--------|-------------------|-------------------|-----------------|----------|---------|--------|
| Byte   | Bit 7            | Bit 6  | Bit 5             | Bit 4             | Bit 3           | Bit 2    | Bit 1   | Bit 0  |
|        | BiSS Line Master |        |                   |                   |                 |          |         |        |
| OPCOD  | E                |        |                   |                   |                 |          |         |        |
| 00     | 0                | 0      | 0                 | 0                 | 0               | 0        | 1       | 0      |
| 01     | 0                | 0      | 0                 | 0                 | 0               | 0        | PAGE    | Ξ(1:0) |
| BL_UID | _M               |        |                   |                   |                 |          |         |        |
| 02 07  |                  |        |                   | BL_UII            | D(47:0)         |          |         |        |
| AUX_DA | TA_M (PAGE       | = 0)   |                   |                   |                 |          |         |        |
| 08     | FEC_AD           |        |                   |                   | DLEN_AD(6:0)    |          |         |        |
| 09     | 0                | 0      | 0                 | 0                 | 0               | 0        | 0       | 0      |
| 10     | 0                | 0      | 0                 | 0                 | 0               | 0        | 0       | 0      |
| 11     |                  |        | Res               | served for future | use (Must be 0) | (00)     |         |        |
| 12     | EN_CFGP          | 0      |                   |                   | IDLE_RI         | EST(5:0) |         |        |
| 13     | 0                | 0      | 0 IDLE_FIRST(5:0) |                   |                 |          |         |        |
| 14     | DIS_SLID         |        | AD_OFFS           |                   |                 |          |         |        |
| 15     |                  | IDL_OF | FS(3:0)           |                   |                 | SLOT_I   | NO(3:0) |        |
| AUX_DA | TA_M (PAGE       | = 1)   |                   |                   |                 |          |         |        |
| 08     | FEC_SD8          |        |                   |                   | DLEN_SD8(6:0)   | )        |         |        |
| 09     | FEC_SD7          |        | DLEN_SD7(6:0)     |                   |                 |          |         |        |
| 10     | FEC_SD6          |        | DLEN_SD6(6:0)     |                   |                 |          |         |        |
| 11     | FEC_SD5          |        |                   |                   | DLEN_SD5(6:0)   | )        |         |        |
| 12     | FEC_SD4          |        |                   |                   | DLEN_SD4(6:0)   |          |         |        |
| 13     | FEC_SD3          |        |                   |                   | DLEN_SD3(6:0)   |          |         |        |
| 14     | FEC_SD2          |        |                   |                   | DLEN_SD2(6:0)   | )        |         |        |
| 15     | FEC_SD1          |        |                   | D:00 L is         | DLEN_SD1(6:0)   | )        |         |        |
| OTATUO |                  |        |                   | BISS LI           | ne Slave        |          |         |        |
| SIAIUS | 0                | 0      | 0                 | 0                 | 0               | 0        | 4       | 0      |
| 10     | 1                | 0      | 0                 | 0                 | 0               | 0        | 0       | 0      |
|        | <u> </u>         | 0      | U                 | U                 | 0               | 0        | U       | 0      |
|        | _3               |        |                   |                   | D(47:0)         |          |         |        |
| 10 23  |                  |        |                   | BL_UI             | J(47.U)         |          |         |        |
| AUX_DA | AIA_S            |        |                   |                   |                 |          |         |        |
| 24 31  |                  |        |                   | unu               | sea             |          |         |        |

Table 11: General Data Field & Transmission Sequence of Operation AUX\_CFGPDF



Rev A1, Page 27/38

OPCODE\_HEAD is 0x02 and OPCODE\_TAIL includes PAGE(1:0) only. In 10, the field AUX\_DATA\_M is presented twice, once for every page. The parameter PAGE(1:0) is used to select which page to use.

| PAGE | Byte 01; Bit 1:0          | BLM |
|------|---------------------------|-----|
| 0    | Use AUX_DATA_M (PAGE = 0) |     |
| 1    | Use AUX_DATA_M (PAGE = 1) |     |
| 2, 3 | Reserved                  |     |

Table 12: Page Selection for AUX\_CFGPDF

For configuration of the actuator data, DLEN\_AD, FEC\_AD and AD\_OFFS are available.

| DLEN_AD | Byte 08 (PAGE = 0);             | Bit 6:0 | BLM |
|---------|---------------------------------|---------|-----|
| 0       | No Actuator Data Used           |         |     |
| 1 64    | Length of Actuator Data in Byte |         |     |
| >64     | not defined                     |         |     |

Table 13: Data Length of Actuator Data for AUX\_CFGPDF

DLEN\_AD is used to determine the total number of bytes all BLS expect for actuator processing. FEC\_AD activates the forward error correction for the Actuator Data as described in chapter PROCESS DATA FRAME (PDF) on page 8.

| FEC_AD | Byte 08 (PAGE = 0); Bit 7 BLM                                     |  |  |
|--------|-------------------------------------------------------------------|--|--|
| 0      | Deactivate FEC for Actuator Data                                  |  |  |
| 1      | Activate FEC for Actuator Data                                    |  |  |
| Notes  | In standard <i>BiSS</i> Line systems, FEC is enabled for all BLS. |  |  |

Table 14: Forward Error Correction of Actuator Data of AUX\_CFGPDF

The segment DATA of a PDF includes the actuator data of every slave and each BLS needs to extract its bytes correctly. Therefore, the position of the bytes for any BLS needs to be configured accordingly. AD\_OFFS is used to program that offset for the actuator data of each slave. For example, if the third byte of DATA is the first actuator data byte of a BLS, then AD\_OFFS needs to be set to 2.

| AD_OFFS | Byte 14 (PAGE = 0);              | Bit 6:0  | BLM |
|---------|----------------------------------|----------|-----|
| 0       | First Bytes Hold Actuator Data f | or Slave |     |
| 1 63    | Byte Offset of Actuator Data     |          |     |
| >64     | not defined                      |          |     |

Table 15: Actuator Data Position Offset for AUX\_CFGPDF Since there is one BLM only, the configuration of the actuator data needs to be done just for the current BLS. For the sensor data on the other hand, each *BiSS Line* device needs to consider the data length of the other sensors for calculation of the time slot as well. Hence, the data length for senor data, DLEN\_SDx must be configured for each of the 8 possible devices.

| DIS_SLID | Byte 14 (PAGE = 0);             | Bit 7 | BLM |
|----------|---------------------------------|-------|-----|
| 0        | Activate IDL assignment for BLS | 6     |     |
| 1        | Deactivate IDL assignment for E | BLS   |     |

Table 16: Disable Control Communication IDL assignment for *BLS* 

With  $DIS\_SLID = 1$  BLS occupies no IDL address in the Control Communication. Usually BLS takes the last free IDL in a *BiSS C* bus. This also must be considered for IDL\_OFFS programming.

| DLEN_SD8 | Byte 08 (PAGE = 1);                         | Bit 6:0    | BLM   |
|----------|---------------------------------------------|------------|-------|
| DLEN_SD7 | Byte 09 (PAGE = 1);                         | Bit 6:0    | BLM   |
| DLEN_SD6 | Byte 10 (PAGE = 1);                         | Bit 6:0    | BLM   |
| DLEN_SD5 | Byte 11 (PAGE = 1);                         | Bit 6:0    | BLM   |
| DLEN_SD4 | Byte 12 (PAGE = 1);                         | Bit 6:0    | BLM   |
| DLEN_SD3 | Byte 13 (PAGE = 1);                         | Bit 6:0    | BLM   |
| DLEN_SD2 | Byte 14 (PAGE = 1);                         | Bit 6:0    | BLM   |
| DLEN_SD1 | Byte 15 (PAGE = 1);                         | Bit 6:0    | BLM   |
| 0        | Time Slot not Used                          |            |       |
| 1 64     | Length of Sensor Data in Byte t             | y Time Slo | ot    |
| 65 126   | Not Defined                                 |            |       |
| 127      | No Sensor Data, Control Data C<br>Activated | Communica  | ation |
|          |                                             |            |       |

Table 17: Data Length of Sensor Data for AUX\_CFGPDF

DLEN\_SDx = 0 deactivates the time slot. The time slots used must be configured in direct sequence, it is not possible to skip any time slot. The length of the sensor data for each BLS can be configured in the range of 1 to 64. However, as described in chapter PROCESS DATA FRAME (PDF) *BiSS Line* only supports DATA of up to 64 byte in total. If no sensor data transmission is used for a BLS but the drive must communicate to it via Control Data Frame, DLEN\_SDx = 127 occupies a time slot with an empty segment DATA.



#### Rev A1, Page 28/38

| FEC_SD8 | Byte 08 (PAGE = 1);                                               | Bit 7       | BLM |
|---------|-------------------------------------------------------------------|-------------|-----|
| FEC_SD7 | Byte 09 (PAGE = 1);                                               | Bit 7       | BLM |
| FEC_SD6 | Byte 10 (PAGE = 1);                                               | Bit 7       | BLM |
| FEC_SD5 | Byte 11 (PAGE = 1);                                               | Bit 7       | BLM |
| FEC_SD4 | Byte 12 (PAGE = 1);                                               | Bit 7       | BLM |
| FEC_SD3 | Byte 13 (PAGE = 1);                                               | Bit 7       | BLM |
| FEC_SD2 | Byte 14 (PAGE = 1);                                               | Bit 7       | BLM |
| FEC_SD1 | Byte 15 (PAGE = 1);                                               | Bit 7       | BLM |
| 0       | Deactivate FEC for Sensor Data                                    | by Time SI  | ot  |
| 1       | Activate FEC for Sensor Data by                                   | / Time Slot |     |
| Notes   | In standard <i>BiSS</i> Line systems, FEC is enabled for all BLS. |             |     |
|         |                                                                   |             |     |

Table 18: Forward Error Correction for Sensor Data of AUX\_CFGPDF

Similar to the actuator data, FEC\_SDx enables and disables the forward error correction for each BLS. Since each device holds the configuration of every slave, SLOT\_NO is used to determine which configuration applies to the particular BLS. SLOT\_NO = 8 entirely deactivates the device for the PDF.

| SLOT_NO | Byte 15 (PAGE = 0);            | Bit 3:0   | BLM |
|---------|--------------------------------|-----------|-----|
| 07      | Time slot Assignment for BLS   |           |     |
| 8       | Process Data Frame Deactivated | d for BLS |     |
| >8      | not defined                    |           |     |

Table 19: Time Slot Number for AUX CFGPDF

More configurations for the calculation of the appropriate BLS response are IDLE FIRST and IDLE REST.

| IDLE_FIRST | Byte 13 (PAGE = 0);             | Bit 5:0 | BLM |
|------------|---------------------------------|---------|-----|
| 0 63       | Duration of Idle Time in Symbol | s       |     |

Table 20: Idle Time for BLS of First Time Slot of AUX\_CFGPDF

IDLE\_FIRST is used to define the idle time of the BLS within the first time slot. It is necessary to consider the maximum processing time of the system to ensure proper data generation.

| IDLE_REST | Byte 12 (PAGE = 0);             | Bit 5:0 | BLM |
|-----------|---------------------------------|---------|-----|
| 0 63      | Duration of Idle Times in Symbo | ols     |     |

Table 21: Idle Time for BLS of Other Time Slots of AUX\_CFGPDF

IDLE\_REST is used for the other *BiSS Line* slaves in the system. If IDLE\_FIRST is sufficiently chosen, IDLE\_REST must only assure adequate synchronization for flawless *BiSS Line* data transmissions.

| EN_CFGP | Byte 12 (PAGE = 0); Bit 7 BLM                  |
|---------|------------------------------------------------|
| 0       | BLS will not use the AUX_CFGPDF configuration. |
| 1       | BLS will use the AUX_CFGPDF configuration.     |

Table 22: Enables AUX\_CFGPDF parameters

With EN\_CFGP = 0 the bls will not use the provided parameters by AUX\_CFGPDF for the time slot assignment and the IDLE durations.

| IDL_OFFS | Byte 15 (PAGE = 0); Bit 7:4              | BLM |
|----------|------------------------------------------|-----|
| 0 15     | Offset of BiSS C ID for BiSS Line System |     |

Table 23: Offset of Automatic Identification Assignment for *BiSS C* of AUX\_CFGPDF

The BLS is effected by the automatic assignment of *BiSS C* slave identification for Control Data Frame as described in chapter PROCESS DATA FRAME (PDF). In a system with multiple slaves, the numeration of *BiSS C* devices for one BLS must consider the connected devices of the other BLS. Therefore, IDL\_OFFS can be used.

For example, three *BiSS C* slaves connected to BLS1 are assigned to the IDL = 0, 1, and 2. Another three *BiSS C* slaves connected to BLS2 are assigned to the same identifications as for the *BiSS C* slaves connected to BLS1. Using IDL\_OFFS = 3 for BLS2 causes the Internal BiSS C Master to occupy the first three IDL resulting in IDL = 3, 4, 5 for its *BiSS C* sensors. Hence, every *BiSS C* device at every BLS can be explicitly addressed by the BLM without adaption of the identification scheme of *BiSS C*.

However, the connected *BiSS C* sensors must support the MO line of *BiSS C* in order to provide automatic device identification.



### OPERATION AUX\_GETCFGPDF

AUX\_GETCFGPDF can be used to read the PDF configuration stored in the BLS. Since the PDF configuration data has a size of 32 bytes, the operation is divided into four pages. Although AUX\_GETCFGPDF belongs to the group of Single Frame Operations, four ADF are necessary to completely get the configuration of one BLS.

| AUX_G  | AUX_GETCFGPDF                             |         |       |                   |                  |         |       |        |  |
|--------|-------------------------------------------|---------|-------|-------------------|------------------|---------|-------|--------|--|
| Byte   | Bit 7                                     | Bit 6   | Bit 5 | Bit 4             | Bit 3            | Bit 2   | Bit 1 | Bit 0  |  |
|        | BiSS Line Master                          |         |       |                   |                  |         |       |        |  |
| OPCOD  | E                                         |         |       |                   |                  |         |       |        |  |
| 00     | 0                                         | 0       | 0     | 0                 | 0                | 0       | 1     | 1      |  |
| 01     | 0                                         | 0       | 0     | 0                 | 0                | 0       | PAGE  | E(1:0) |  |
| BL_UID | _M                                        |         |       |                   |                  |         |       |        |  |
| 02 07  |                                           |         |       | BL_UII            | D(47:0)          |         |       |        |  |
| 08 15  |                                           |         |       | unu               | sed              |         |       |        |  |
|        |                                           |         |       | BiSS Li           | ne Slave         |         |       |        |  |
| STATUS |                                           |         |       |                   |                  |         |       |        |  |
| 16     | 0                                         | 0       | 0     | 0                 | 0                | 0       | 1     | 1      |  |
| 17     | 1                                         | 0       | 0     | 0                 | 0                | 0       | 0     | 0      |  |
| BL_UID | _S                                        |         |       |                   |                  |         |       |        |  |
| 18 23  | 3 23 BL_UID(47:0)                         |         |       |                   |                  |         |       |        |  |
| AUX_DA | X_DATA_S (PAGE=0)                         |         |       |                   |                  |         |       |        |  |
| 24     | ENACT1                                    | ENSENS1 |       |                   | PDLE             | N1(5:0) |       |        |  |
| 25     | 0 CRCLEN1(6:0)                            |         |       |                   |                  |         |       |        |  |
| 26     | CRCSTART1(7:0)                            |         |       |                   |                  |         |       |        |  |
| 27     | CRCSTART1(15:8)                           |         |       |                   |                  |         |       |        |  |
| 28     |                                           |         |       |                   |                  |         |       |        |  |
| 0x31   | PDF Configuration for Data Channel 2      |         |       |                   |                  |         |       |        |  |
| AUX_DA | AUX_DATA_S (PAGE=1)                       |         |       |                   |                  |         |       |        |  |
| 24     |                                           |         |       |                   |                  |         |       |        |  |
| 31     | 31 PDF Configuration for Data Channel 3 4 |         |       |                   |                  |         |       |        |  |
| AUX_DA | AUX_DATA_S (PAGE=2)                       |         |       |                   |                  |         |       |        |  |
| 24     |                                           |         |       |                   |                  |         |       |        |  |
| 31     |                                           |         | PDF   | Configuration to  | r Data Channel   | 56      |       |        |  |
| AUX_DA | ATA_S (PAGE                               | = 3)    |       |                   |                  |         |       |        |  |
| 24     |                                           |         |       | Openfigure them f | - Data Obarra 11 | 7 0     |       |        |  |
| 31     | PDF Configuration for Data Channel 7 8    |         |       |                   |                  |         |       |        |  |

Table 24: General Data Field & Transmission Sequence of Operation AUX\_GETCFGPDF

OPCODE\_HEAD is 0x03 and OPCODE\_TAIL includes PAGE(1:0) only. In Table 23, the field AUX\_DATA\_S is presented four times, once for every page. The parameter PAGE(1:0) is used to select which page to use.

| PAGE | Byte 01; Bit 1:0          | BLM |
|------|---------------------------|-----|
| 0    | Use AUX_DATA_S (PAGE = 0) |     |
| 1    | Use AUX_DATA_S (PAGE = 1) |     |
| 2    | Use AUX_DATA_S (PAGE = 2) |     |
| 3    | Use AUX_DATA_S (PAGE = 3) |     |



### Rev A1, Page 30/38

| ENACT1 | Byte 24 (PAGE=0);      | Bit 7 | BLS |
|--------|------------------------|-------|-----|
| ENACT2 | Byte 28 (PAGE=0);      | Bit 7 | BLS |
| ENACT3 | Byte 24 (PAGE=1);      | Bit 7 | BLS |
| ENACT4 | Byte 28 (PAGE=1);      | Bit 7 | BLS |
| ENACT5 | Byte 24 (PAGE=2);      | Bit 7 | BLS |
| ENACT6 | Byte 28 (PAGE=2);      | Bit 7 | BLS |
| ENACT7 | Byte 24 (PAGE=3);      | Bit 7 | BLS |
| ENACT8 | Byte 28 (PAGE=3);      | Bit 7 | BLS |
| 0      | Actuator Data not sent |       |     |
| 1      | Actuator Data sent     |       |     |

Table 26: Enable Actuator Data for Channel x

| ENSENS1 | Byte 24 (PAGE=0);    | Bit 6 | BLS |
|---------|----------------------|-------|-----|
| ENSENS2 | Byte 28 (PAGE=0);    | Bit 6 | BLS |
| ENSENS3 | Byte 24 (PAGE=1);    | Bit 6 | BLS |
| ENSENS4 | Byte 28 (PAGE=1);    | Bit 6 | BLS |
| ENSENS5 | Byte 24 (PAGE=2);    | Bit 6 | BLS |
| ENSENS6 | Byte 28 (PAGE=2);    | Bit 6 | BLS |
| ENSENS7 | Byte 24 (PAGE=3);    | Bit 6 | BLS |
| ENSENS8 | Byte 28 (PAGE=3);    | Bit 6 | BLS |
| 0       | Sensor Data not sent |       |     |
| 1       | Sensor Data sent     |       |     |

Table 27: Enable Sensor Data for Channel x

| PDLEN1 |          | Byte 24 (PAGE=0); | Bit 4:0 | BLS |
|--------|----------|-------------------|---------|-----|
| PDLEN2 |          | Byte 28 (PAGE=0); | Bit 4:0 | BLS |
| PDLEN3 |          | Byte 24 (PAGE=1); | Bit 4:0 | BLS |
| PDLEN4 |          | Byte 28 (PAGE=1); | Bit 4:0 | BLS |
| PDLEN5 |          | Byte 24 (PAGE=2); | Bit 4:0 | BLS |
| PDLEN6 |          | Byte 28 (PAGE=2); | Bit 4:0 | BLS |
| PDLEN7 |          | Byte 24 (PAGE=3); | Bit 4:0 | BLS |
| PDLEN8 |          | Byte 28 (PAGE=3); | Bit 4:0 | BLS |
| 0      | 1        |                   |         |     |
| 1 62   | Code + 1 |                   |         |     |
| 63     | 64       |                   |         |     |

Table 28: Process Data Length of Channel x

| CRCLEN1 | Byte 25 (PAGE=0);              | Bit 6:0    | BLS |  |  |
|---------|--------------------------------|------------|-----|--|--|
| CRCLEN2 | Byte 29 (PAGE=0);              | Bit 6:0    | BLS |  |  |
| CRCLEN3 | Byte 25 (PAGE=1);              | Bit 6:0    | BLS |  |  |
| CRCLEN4 | Byte 29 (PAGE=1);              | Bit 6:0    | BLS |  |  |
| CRCLEN5 | Byte 25 (PAGE=2);              | Bit 6:0    | BLS |  |  |
| CRCLEN6 | Byte 29 (PAGE=2);              | Bit 6:0    | BLS |  |  |
| CRCLEN7 | Byte 25 (PAGE=3);              | Bit 6:0    | BLS |  |  |
| CRCLEN8 | Byte 29 (PAGE=3);              | Bit 6:0    | BLS |  |  |
| 0x00    | Single-Cycle Data not sent, CR | C not used |     |  |  |
| 0x03    | 0b1011 = 0xB                   |            |     |  |  |
| 0x04    | 0b1.0011 = 0x13                |            |     |  |  |
| 0x05    | 0b10.0101 = 0x25               |            |     |  |  |
| 0x06    | 0b100.0011 = 0x43              |            |     |  |  |
| 0x07    | 0b1000.1001 = 0x89             |            |     |  |  |
| 0x08    | 0b1.0010.1111 = 0x12F          |            |     |  |  |
| 0x10    | 0b1.1001.0000.1101.1001 = 0x   | 190D9      |     |  |  |

Table 29: CRC Length with Predefined Polynomials

| CRCSTART1(7:0)       Byte 26 (PAGE=0);       Bit 7:0         CRCSTART1(15:8)       Byte 26 (PAGE=0);       Bit 7:0 | BLS<br>BLS |
|--------------------------------------------------------------------------------------------------------------------|------------|
| CRCSTART1(15:8) Byte 26 (PAGE=0); Bit 7:0                                                                          | BLS        |
|                                                                                                                    |            |
| CRCSTART2(7:0) Byte 30 (PAGE=0); Bit 7:0                                                                           | BLS        |
| CRCSTART2(15:8) Byte 30 (PAGE=0); Bit 7:0                                                                          | BLS        |
| CRCSTART3(7:0) Byte 26 (PAGE=1); Bit 7:0                                                                           | BLS        |
| CRCSTART3(15:8) Byte 26 (PAGE=1); Bit 7:0                                                                          | BLS        |
| CRCSTART4(7:0) Byte 30 (PAGE=1); Bit 7:0                                                                           | BLS        |
| CRCSTART4(15:8) Byte 30 (PAGE=1); Bit 7:0                                                                          | BLS        |
| <b>CRCSTART5(7:0)</b> Byte 26 (PAGE=2); Bit 7:0                                                                    | BLS        |
| CRCSTART5(15:8) Byte 26 (PAGE=2); Bit 7:0                                                                          | BLS        |
| <b>CRCSTART6(7:0)</b> Byte 30 (PAGE=2); Bit 7:0                                                                    | BLS        |
| CRCSTART6(15:8) Byte 30 (PAGE=2); Bit 7:0                                                                          | BLS        |
| CRCSTART7(7:0) Byte 26 (PAGE=3); Bit 7:0                                                                           | BLS        |
| CRCSTART7(15:8) Byte 26 (PAGE=3); Bit 7:0                                                                          | BLS        |
| CRCSTART8(7:0) Byte 30 (PAGE=3); Bit 7:0                                                                           | BLS        |
| CRCSTART8(15:8) Byte 30 (PAGE=3); Bit 7:0                                                                          | BLS        |
| 065535 Code                                                                                                        |            |

Table 30: CRC Start Value



Rev A1, Page 31/38

### **OPERATION AUX\_NOP**

For all multiple frame operations, AUX\_NOP can be used to check their status as described before. Table 30 shows the general data field and transmission sequence of AUX\_NOP. The section of the BLM is static. OPCODE\_HEAD is 0x10 without any further configurations. The section of the BLS depends on the status of the operation in progress. If STAT\_AUX equals 'Idle' or 'Busy', the section of the BLS is static too as shown in Table 30. But if STAT\_AUX equals 'Acknowledge' or 'Error', the section of the BLS changes to the response of the operation that has just finished. The section of the BLS then corresponds to the OPCODE as described in this chapter.

| AUX_N      | OP                                                    |       |         |                              |                  |           |       |       |  |
|------------|-------------------------------------------------------|-------|---------|------------------------------|------------------|-----------|-------|-------|--|
| Byte       | Bit 7                                                 | Bit 6 | Bit 5   | Bit 4                        | Bit 3            | Bit 2     | Bit 1 | Bit 0 |  |
|            | BiSS Line Master                                      |       |         |                              |                  |           |       |       |  |
| OPCOD      | E                                                     |       |         |                              |                  |           |       |       |  |
| 00         | 0                                                     | 0     | 0       | 1                            | 0                | 0         | 0     | 0     |  |
| 01         | 0                                                     | 0     | 0       | 0                            | 0                | 0         | 0     | 0     |  |
| BL_UID     | _M                                                    |       |         |                              |                  |           |       |       |  |
| 02 07      |                                                       |       |         | BL_UII                       | D(47:0)          |           |       |       |  |
| AUX_DA     | ATA_M                                                 |       |         |                              |                  |           |       |       |  |
| 08 15      |                                                       |       |         | unu                          | sed              |           |       |       |  |
|            |                                                       |       | BiSS Li | ne Slave ( <mark>STAT</mark> | _AUX = 'Idle' or | · 'Busy') |       |       |  |
| STATUS     |                                                       |       |         |                              |                  |           |       |       |  |
| 16         | 0                                                     | 0     | 0       | 0                            | 0                | 0         | 0     | 0     |  |
| 17         | STAT                                                  | _AUX  | 0       | 0                            | 0                | 0         | 0     | 0     |  |
| BL_UID     | _S                                                    |       |         |                              |                  |           |       |       |  |
| 18 23      | 23 BL_UID(47:0)                                       |       |         |                              |                  |           |       |       |  |
| AUX_DATA_S |                                                       |       |         |                              |                  |           |       |       |  |
| 24 31      | unused                                                |       |         |                              |                  |           |       |       |  |
|            | BiSS Line Slave (STAT_AUX = 'Acknowledge' or 'Error') |       |         |                              |                  |           |       |       |  |
| STATUS     | STATUS                                                |       |         |                              |                  |           |       |       |  |
| 16         | OPCODE_HEAD(7:0) of Last Operation                    |       |         |                              |                  |           |       |       |  |
| 17         | STAT_AUX STAT_OPC(5:0) of Last Operation              |       |         |                              |                  |           |       |       |  |
| BL_UID     | _S                                                    |       |         |                              |                  |           |       |       |  |
| 18 23      |                                                       |       |         | BL_UII                       | D(47:0)          |           |       |       |  |
| AUX_DA     | TA_S                                                  |       |         |                              |                  |           |       |       |  |
| 24 31      | Depends on Last Operation                             |       |         |                              |                  |           |       |       |  |

Table 31: General Data Field & Transmission Sequence of Operation AUX\_NOP

AUX\_NOP does not execute any actual operation or produce its own status. OPCODE\_HEAD and STAT\_OPC of STATUS as well as AUX\_DATA\_S are invalid before STAT\_AUX acknowledges the operation in progress.



Rev A1, Page 32/38

### OPERATION AUX\_READx

For fast transmissions of up to 8 data bytes from the BLS to the BLM, the operations AUX\_READx is intended. It can be used to transfer larger amounts of data from sources such as external EEPROMs and for communications to a connected microcontroller. AUX\_READx is a Multi Frame Operation.

The configuration of the ADF to be conducted is the number of bytes and the address of the first byte to read. In the case of multiple byte accesses, the address is automatically increased by the BLS. Table 31 shows the general data field of the AUX\_READx operations.

| AUX_R  | JX_READx                                              |       |       |          |              |       |       |       |
|--------|-------------------------------------------------------|-------|-------|----------|--------------|-------|-------|-------|
| Byte   | Bit 7                                                 | Bit 6 | Bit 5 | Bit 4    | Bit 3        | Bit 2 | Bit 1 | Bit 0 |
|        |                                                       |       |       | BiSS Lin | e Master     |       |       |       |
| OPCOD  | E                                                     |       |       |          |              |       |       |       |
| 00     | 0                                                     | 0     | 0     | 1        | 1            | 0     | NBR   | (1:0) |
| 01     | 0                                                     |       |       |          | ADDRESS(6:0) |       |       |       |
| BL_UID | _M                                                    |       |       |          |              |       |       |       |
| 02 07  |                                                       |       |       | BL_UII   | D(47:0)      |       |       |       |
| AUX_DA | TA_M                                                  |       |       |          |              |       |       |       |
| 08 15  |                                                       |       |       | unu      | sed          |       |       |       |
|        | BiSS Line Slave (STAT_AUX = 'Acknowledge' or 'Error') |       |       |          |              |       |       |       |
| STATUS |                                                       |       |       |          |              |       |       |       |
| 16     | 0                                                     | 0     | 0     | 1        | 1            | 0     | NBR   | (1:0) |
| 17     | STAT                                                  | _AUX  | 0     | 0        |              | NBP   | (3:0) |       |
| BL_UID | _S                                                    |       |       |          |              |       |       |       |
| 18 23  |                                                       |       |       | BL_UII   | D(47:0)      |       |       |       |
| AUX_DA | TA_S                                                  |       |       |          |              |       |       |       |
| 24     |                                                       |       |       | RDATA_A  | DDR7(7:0)    |       |       |       |
| 25     |                                                       |       |       | RDATA_A  | DDR6(7:0)    |       |       |       |
| 26     |                                                       |       |       | RDATA_A  | DDR5(7:0)    |       |       |       |
| 27     | RDATA_ADDR4(7:0)                                      |       |       |          |              |       |       |       |
| 28     | RDATA_ADDR3(7:0)                                      |       |       |          |              |       |       |       |
| 29     |                                                       |       |       | RDATA_A  | DDR2(7:0)    |       |       |       |
| 30     |                                                       |       |       | RDATA_A  | DDR1(7:0)    |       |       |       |
| 31     |                                                       |       |       | RDATA_A  | DDR0(7:0)    |       |       |       |

Table 32: General Data Field & Transmission Sequence of Operation AUX\_READx

As a part of the OPCODE\_HEAD, NBR(1:0) determines the number of requested bytes to be read from the BLS.

| NBR | Byte 00;              | Bit 1:0 | BLM |  |  |  |
|-----|-----------------------|---------|-----|--|--|--|
| NBR | Byte 16;              | Bit 1:0 | BLS |  |  |  |
| 00  | Read 1 Byte from BL   | S       |     |  |  |  |
| 01  | Read 2 Bytes from BLS |         |     |  |  |  |
| 10  | Read 4 Bytes from B   | LS      |     |  |  |  |
| 11  | Read 8 Bytes from B   | LS      |     |  |  |  |

Table 33: Number of Requested Bytes for AUX\_READx



Rev A1, Page 33/38

The start address of the BLS address space is defined by ADDRESS(6:0). If multiple bytes are selected by NBR(1:0), the bytes are processed in the BLS by incrementing the address accordingly. As explained on page 35, the limited address space can be extended by the operation AUX\_SETAOFFS.

| ADDRESS | Byte 01; Bit 6:0                     | BLM |
|---------|--------------------------------------|-----|
| 0 127   | BLS Start Address for Read Operation |     |

Table 34: Address of the First Byte for AUX\_READx

Since AUX\_READx is a Multi Frame Operation, the Host must wait until STAT\_AUX changes from 'Busy' to 'Acknowledge' before collecting the requested read data bytes. Therefore, the OPCODE AUX\_NOP is used as explained on page 31. However, if STAT\_AUX = 'Error' for read operations of multiple bytes, NBP(3:0) indicates how many of the requested data bytes could successfully be processed.

| NBP | Byte 17;             | Bit 3:0 | BLS |
|-----|----------------------|---------|-----|
| 0 8 | n Bytes Read from th | ie BLS  |     |
| >8  | not possible         |         |     |

Table 35: Number of Processed Bytes for AUX\_READx

If the operation is successfully completed, the requested data bytes can be collected from the segment AUX\_DATA\_S. Unused data bytes are set to zero. For example, if NBR(1:0)=01 and NBP(3:0)=2, the requested data bytes are written to RDATA\_ADDR0 and RDATA\_ADDR1.



Rev A1, Page 34/38

### **OPERATION AUX\_WRITEx**

The operations AUX\_WRITEx work similar as described for AUX\_READx on page 32. In contrast to the latter, AUX\_WRITEx transmits data from the BLM to the BLS. Hence, the only difference is that the Host writes the data bytes to be transferred into the segment AUX\_DATA\_M. the BLS address space, the Host must set AD-DRESS(6:0) = 0x20 and the data must be copied to WDATA\_ADDR0 for transmission. WDATA\_ADDR1 ... WDATA\_ADDR7 are not used and are ignored by the BLS. Table 35 shows the general data field for AUX\_WRITEx.

For example, to write 1 byte at address 0x20 of

| AUX WRITEx                                            |                                         |       |       |       |              |       |       |       |  |
|-------------------------------------------------------|-----------------------------------------|-------|-------|-------|--------------|-------|-------|-------|--|
| Byte                                                  | Bit 7                                   | Bit 6 | Bit 5 | Bit 4 | Bit 3        | Bit 2 | Bit 1 | Bit 0 |  |
| -                                                     | BiSS Line Master                        |       |       |       |              |       |       |       |  |
| OPCOD                                                 | E                                       |       |       |       |              |       |       |       |  |
| 00                                                    | 0                                       | 0     | 0     | 1     | 1            | 1     | NBR   | (1:0) |  |
| 01                                                    | 0                                       |       |       |       | ADDRESS(6:0) |       |       |       |  |
| BL_UID                                                | _M                                      |       |       |       |              |       |       |       |  |
| 02 07                                                 |                                         |       |       | BL_UI | D(47:0)      |       |       |       |  |
| AUX_DA                                                | TA_M                                    |       |       |       |              |       |       |       |  |
| 08                                                    | WDATA_ADDR7(7:0)                        |       |       |       |              |       |       |       |  |
| 09                                                    | WDATA_ADDR6(7:0)                        |       |       |       |              |       |       |       |  |
| 10                                                    | WDATA_ADDR5(7:0)                        |       |       |       |              |       |       |       |  |
| 11                                                    | WDATA_ADDR4(7:0)                        |       |       |       |              |       |       |       |  |
| 12                                                    | WDATA_ADDR3(7:0)                        |       |       |       |              |       |       |       |  |
| 13                                                    | WDATA_ADDR2(7:0)                        |       |       |       |              |       |       |       |  |
| 14                                                    | WDATA_ADDR1(7:0)                        |       |       |       |              |       |       |       |  |
| 15                                                    | WDATA_ADDR0(7:0)                        |       |       |       |              |       |       |       |  |
| BiSS Line Slave (STAT_AUX = 'Acknowledge' or 'Error') |                                         |       |       |       |              |       |       |       |  |
| STATUS                                                |                                         | 1     |       |       |              |       |       |       |  |
| 16                                                    | 0                                       | 0     | 0     | 1     | 1            | 1     | NBR   | (1:0) |  |
| 17                                                    | STAT_AUX       0       0       NBP(3:0) |       |       |       |              |       |       |       |  |
| BL_UID_S                                              |                                         |       |       |       |              |       |       |       |  |
| 18 23                                                 | . 23 BL_UID(47:0)                       |       |       |       |              |       |       |       |  |
| AUX_DATA_S                                            |                                         |       |       |       |              |       |       |       |  |
| 24 31                                                 | 1 unused                                |       |       |       |              |       |       |       |  |

Table 36: General Data Field & Transmission Sequence of Operation AUX\_WRITEx

As described for AUX\_READx, AUX\_NOP must be used to check the status of the Multi Frame Operation AUX\_WRITEx as well. Although no actual data is trans-

ferred back to the BLM, the Host should check, if the write operation has been processed completely before continuing to execute any other tasks.



Rev A1, Page 35/38

### OPERATION AUX\_SETAOFFS

As described above, the address space for AUX\_READx and AUX\_WRITEx is limited to 128 byte. For BLS with larger address spaces, the operation AUX\_SETAOFFS can be used to extend the available address space. Therefore, an address offset can be

set within the BLS that is automatically added to the address used for AUX\_READx and AUX\_WRITEx operations. Table 36 shows the parameters necessary to configure AUX\_SETAOFFS.

| AUX_SETAOFFS                                          |                  |       |       |       |       |       |       |       |  |
|-------------------------------------------------------|------------------|-------|-------|-------|-------|-------|-------|-------|--|
| Byte                                                  | Bit 7            | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
|                                                       | BiSS Line Master |       |       |       |       |       |       |       |  |
| 00                                                    | 0                | 0     | 0     | 1     | 0     | 1     | 1     | 1     |  |
| 01                                                    | 0                | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |
| BL_UID_M                                              |                  |       |       |       |       |       |       |       |  |
| 02 07                                                 | 7 BL_UID(47:0)   |       |       |       |       |       |       |       |  |
| AUX_DATA_M                                            |                  |       |       |       |       |       |       |       |  |
| 08 13                                                 | unused           |       |       |       |       |       |       |       |  |
| 14                                                    | ADDROFFS(15:8)   |       |       |       |       |       |       |       |  |
| 15                                                    | ADDROFFS( 7:0)   |       |       |       |       |       |       |       |  |
| BiSS Line Slave (STAT_AUX = 'Acknowledge' or 'Error') |                  |       |       |       |       |       |       |       |  |
| STATUS                                                |                  |       |       |       |       |       |       |       |  |
| 16                                                    | 0                | 0     | 0     | 1     | 0     | 1     | 1     | 1     |  |
| 17                                                    | STAT_AUX         |       | 0     | 0     | 0     | 0     | 0     | 0     |  |
| BL_UID_S                                              |                  |       |       |       |       |       |       |       |  |
| 18 23                                                 | BL_UID(47:0)     |       |       |       |       |       |       |       |  |
| AUX_DATA_S                                            |                  |       |       |       |       |       |       |       |  |
| 24 31                                                 | 1 unused         |       |       |       |       |       |       |       |  |

Table 37: General Data Field & Transmission Sequence of Operation AUX\_SETAOFFS

The OPCODE\_HEAD is 0x17. OPCODE\_TAIL does not include any configuration parameters. Once set, ADDROFFS(15:0) is a 16-bit number that is used for all subsequent address operation as described above. It is not only considered for the next data access. To deactivate the address offset, AUX\_SETADDROFFS needs to be executed with ADDROFFS = 0.

Since AUX\_SETAOFFS belongs to the group of Multi Frame Operations, AUX\_NOP is needed to complete the operation.

| ADDROFFS             | 6(15:8)  | Byte 14;                                    | Bit 7:0       | BLM |  |  |
|----------------------|----------|---------------------------------------------|---------------|-----|--|--|
| ADDROFFS             | 6(7:0)   | Byte 15;                                    | Bit 7:0       | BLM |  |  |
| Code                 | Descript | Description                                 |               |     |  |  |
| 0                    | No addr  | No address offset (address offset disabled) |               |     |  |  |
| 1 2 <sup>16</sup> -1 | Address  | offset as de                                | fined by Code |     |  |  |

Table 38: Address Offset for AUX\_READx and AUX\_WRITEx

# **BiSS Interface**

**BISS LINE PROTOCOL DESCRIPTION** 



Rev A1, Page 36/38

### CHARACTERISTICS

In this chapter, general physical conditions about the *BiSS Line* protocol are listed.

Table 39 defines the physical characteristics for *BiSS Line*. The timing constants are referred to in the chapters accordingly.

| No. | Symbol                | Parameter                                        | Min.     | Max.              | Unit |
|-----|-----------------------|--------------------------------------------------|----------|-------------------|------|
| 01  | 1/T <sub>BL</sub>     | BiSS Line Bit Rate                               | 12.49875 | 12.50125          | MHz  |
| 02  | I <sub>BiSSLine</sub> | Length of the Transmission Line                  | 0        | m                 |      |
| 03  | t <sub>response</sub> | Maximum Response Time Measured at BLM            | 42       | μs                |      |
| 04  | t <sub>release</sub>  | Release Time Between BLM Sending and BLS Sending | 0        | 240 <sup>1)</sup> | ns   |
| 05  | t <sub>IDLE_min</sub> | Minimum Idle Time <sup>2)</sup>                  | 0        | .8                | μs   |
| 06  | RESTDLY               | Resolution of TDLY                               | Ę        | 5                 | bit  |
| 07  | t <sub>LSB_TDLY</sub> | Value of the Least Significant Bit of TDLY       | Ę        | 5                 | ns   |
| 08  | t <sub>TDLY</sub>     | Value of TDLY                                    | 0        | ns                |      |
| 09  | 1/T <sub>MA</sub>     | BiSS C Bit Rate                                  | 0.8 *    | MHz               |      |
| 10  | t <sub>ADF</sub>      | Duration of a Auxiliary Data Frame               | 54       | l.4               | μs   |
| 11  | t <sub>ADF_BLM</sub>  | Duration of the Auxiliary Data Frame Request     | 28       |                   |      |
|     |                       | (BLM sending)                                    |          |                   |      |
| 12  | t <sub>ADF_BLS</sub>  | Duration of the Auxiliary Data Frame Response    | 24       | μs                |      |
|     |                       | (BLS sending)                                    |          |                   |      |
| 13  | t⊿line                | Delay Caused by the Transmission Line            |          | 0.8               | μs   |
| 14  | t <sub>ADF_wait</sub> | Wait Time during broadcast ADF 26.4              |          |                   |      |

<sup>1)</sup> It is recommended to keep  $t_{release}$  as short as possible to keep the LINE in a defined state.

<sup>2)</sup> The minimum idle time is one complete IDLE symbol. The required idle time of a system depends on the cable and the environment and can be longer than the minimum idle time.

Table 39: Table of characteristics

### Timing Diagram of a general PDF



Figure 26: Timing diagram of a Process Data Frame



Rev A1, Page 37/38

### Timing Diagram of a general ADF



Figure 27: Timing diagram of an Auxiliary Data Frame



#### Rev A1, Page 38/38

### **REVISION HISTORY**

| Rel. | Rel. Date <sup>*</sup> | Chapter | Modification                | Page |
|------|------------------------|---------|-----------------------------|------|
| A1   | 2022-04-04             | All     | Initial Preliminary Release | All  |

iC-Haus expressly reserves the right to change its protocols and/or specifications. An Infoletter gives details as to any amendments and additions made to the relevant current specifications on our internet websites www.ichaus.com/infoletter and www.BiSS-Interface.com/ and is automatically generated and shall be sent to registered users by email. Copying - even as an excerpt - is only permitted with iC-Haus' approval in writing and precise reference to source.

The data specified is intended solely for the purpose of description and shall represent the usual quality of the protocols. In case the specifications contain obvious mistakes e.g. in writing or calculation, iC-Haus reserves the right to correct the specification and no liability arises insofar that the specification was from a third party view obviously not reliable. There shall be no claims based on defects as to quality in cases of insignificant deviations from the specifications or in case of only minor impairment of usability. No representations or warranties, either expressed or implied, of merchantability, fitness for a particular purpose or of any other nature are made hereunder with respect to information/specification or the protocols to which information refers and no guarantee with respect to compliance to the intended use is given. In particular, this also applies to the stated possible applications or areas of applications of the protocols. iC-Haus assumes no liability for any patent and/or other trade mark right to those protocols. ic-Haus assumes no liability for any patent and/or other trade mark rights of a third party resulting from processing or handling of the protocols and/or any other use of the protocols. The protocols and their documentation is provided by iC-Haus GmbH or contributors "AS IS" and is subject to the ZVEI General Conditions for the Supply of Products and Services with iC-Haus amendments (www.ichaus.com/EULA).

The protocols described here are multifunctional BiSS interface protocols. The BiSS protocols are protected by patents and registered trademarks owned by iC-Haus GmbH and its application requires the conclusion of a license (free of charge). BiSS is protected by the German process patent DE 10310622 B4 (BiSS C Patent) of iC-Haus GmbH (Licensor), Am Kuemmerling 18, 55294 Bodenheim, Germany. The BiSS Line protocol is protected by patents and further patents pending of the Licensor. Request or download the license at www.biss-interface.com/ . The Licensor grants to Licensee a License to use produced for the application of the BiSS C interface and the the BiSS Line interface. A annihilation or revocation of the BiSS C Patent or the BiSS Line Patent does not constitute claims of the User. With termination of the License the permission of the Licensee to use the invention protected by the BiSS Patents expires. Any further liability for legal defects is excluded. Governing law is solely and exclusively German law. Regarding all disputes arising in connection with this agreement or its validity the courts at Düsseldorf/Germany have got exclusive jurisdiction, if the Licensee is a merchant, a juridical person governed by public law or a public special property with domicile respectively registered office in Germany. Furthermore the courts at Düsseldorf/Germany have got exclusive jurisdiction, if the Licensee has got his domicile respectively registered office outside Germany.

Release Date format: YYYY-MM-DD